

# D-4H

## MONAURAL 2.1W Non-Clip DIGITAL AUDIO POWER AMPLIFIER

## ■ Overview

YDA145 (D-4H) is a digital audio power amplifier IC with maximum output of 2.1W ( $R_L=4\Omega$ )×1ch.

YDA145 has a "Pure Pulse Direct Speaker Drive Circuit" which directly drives speakers while reducing distortion of pulse output signal and reducing noise on the signal, and realizes the highest standard low distortion rate characteristics and low noise characteristics among digital amplifier ICs for mobile use.

In addition, circuit design with fewer external parts can be made depend on the condition of use because corresponds to filter less.

The YDA145 features Yamaha original non-clip output control function which detects output signal clip due to the over level input signal and suppress the output signal clip automatically. Also the non-clip output control function can adapt the output clip caused by power supply voltage down with battery. This is the difference from the traditional AGC (Auto Gain Control) or ALC (Auto Level Control) circuit.

YDA145 has the power-down function which can minimize the power consumption in the standby state.

As for protection function, overcurrent protection function for speaker output terminal, overtemperatue protection function for inside of the device, and low supply voltage malfunction preventing function are prepared.

### Features

·Maximum output 2.1 W×1ch ( $V_{DD}$ =5.0V,  $R_L$ =4 $\Omega$ , THD+N=10%) 0.75 W×1ch ( $V_{DD}$ =3.6V,  $R_L$ =8 $\Omega$ , THD+N=10%) •Distortion Rate (THD+N) 0.03 % (V<sub>DD</sub>=3.6V, R<sub>L</sub>= $8\Omega$ , Po=0.4W, 1kHz) ·Residual Noise www.DataSheet4Ut Som •Efficiency 45µVrms (V<sub>DD</sub>=3.6V, Av=18dB) 84 % ( $V_{DD}$ =3.6V,  $R_L$ =8 $\Omega$ , Po=600mW) 78 % ( $V_{DD}$ =3.6V,  $R_L$ =8 $\Omega$ , Po=100mW) •S/N Ratio 94dB (V<sub>DD</sub>=3.6V, Av=18dB) •Over-current Protection function Thermal Protection function ·Low voltage Malfunction Prevention function • Pop noise reduction function ·Power-down control function ·Power-down High speed Recovery function Package Lead-free 9-ball WLCSP (YDA145-PZ)

# YAMAHA CORPORATION -

| YDA145 CATALOG            |  |  |  |  |
|---------------------------|--|--|--|--|
| CATALOG No.:LSI-4DA145A30 |  |  |  |  |
| 2007.10                   |  |  |  |  |





# ■Terminal configuration



<9-ball WLCSP Bottom View>

# ■Terminal function

|       | No.        | Name | I/O   | Protection circuit composition | Function                                  |
|-------|------------|------|-------|--------------------------------|-------------------------------------------|
|       | A1         | IN+  | Α     | PN                             | Positive input terminal (differential +)  |
|       | A2         | VDD  | Power | -                              | Power supply                              |
|       | A3         | OUT+ | 0     | -                              | Positive output terminal (differential +) |
|       | B1         | AGND | GND   | -                              | GND for analog circuits                   |
|       | B2         | VREF | А     | PN                             | Analog reference power supply terminal    |
|       | B3         | PGND | GND   | -                              | GND for output                            |
| www.D | ata Cheet4 | IN-  | А     | PN                             | Negative input terminal (differential -)  |
|       | C2         | CTRL | Ι     | Ν                              | Power down and Non-clip control terminal  |
|       | C3         | OUT- | 0     | -                              | Negative output terminal (differential -) |

(Note) I: Input terminal O: Output terminal A: Analog terminal

When a voltage that is bigger than the AVDD potential is impressed to the terminal of PN (protection circuit is composed of PMOS and NMOS), the leakage current flows through the protection circuit of PMOS.



# ■Block diagram







## Description of operating functions

### Digital Amplifier Function

YDA145 has digital amplifiers with analog input, PWM pulse output, and maximum output of  $2.1W(R_1=4\Omega)\times 1ch$ . Distortion of PWM pulse output signal and noise of the signal is reduced by adopting "Pure Pulse Direct Speaker Drive Circuit"

In addition, YDA145 has been designed so that high-efficiency can be maintained within an average power range (100mW or so) that is used for mobile terminal.

#### Analog signal input

For a differential input, input signals to IN+ and IN- pins via DC-cut capacitors ( $C_{IN}$ ). The input signal gain is +18dB<sup>\*1</sup>. And, with an input impedance of 28.5k $\Omega$  (typ.), a lower cut-off frequency of an input signal becomes 169Hz at C<sub>IN</sub>=33nF.

For a single-ended input, input a signal to IN+ via a DC-cut capacitor (C<sub>IN</sub>). At this time, IN- pin should be connected to AVSS via a DC-cut capacitor ( $C_{IN}$ ) with the same capacitance. Gain and a lower Cut-off frequency are the same as the above case.

In addition, the output impedance (Zout) of the former source circuit, including signal paths up to INL+ terminal and INterminal should be designed to become  $600\Omega$  or lower<sup>\*1</sup>.



Use a capacitance of  $0.1\mu$ F or less as a DC-cut capacitor (C<sub>IN</sub>) to reduce pop noise.

#### \*1)

WWWBy limiting supply voltage V<sub>DD</sub>, operating ambient temperature T<sub>a</sub>, DC-cut capacitor C<sub>IN</sub>, and power-down setting timeT<sub>PD</sub>, gain can be set by the control of the input resistance. For details, please contact us.



## Non-Clip control Function

This is the function to control the output in order to obtain a maximum output level without distortion when an excessive input which causes clipping at the differential signal output is applied. That is, with the Non-Clip function, YDA145 lowers the Gain of the digital amplifier to an appropriate value so as not to cause the clipping at the differential signal output. And, YDA145 follows also to the clip of the output wave form due to the decrease in the power-supply voltage.



<Operation outline of Non-Clip control function>

The attack time and the release time of Non-Clip control are fixation two levels, and selects with the CTRL terminal. The Attack time is a time interval until gain falls to target attenuation gain -3dB with a big signal input enough. And, the Release Time is a time from target attenuation gain to not working of Non-Clip.

| Non-Clip mode     | Attack time | Release time |
|-------------------|-------------|--------------|
| 1(Recommendation) | 45ms        | 2.6s         |
| 2                 | 10ms        | 1.2s         |





## Protection Function

YDA145 has the following protection functions for the digital amplifier: Over-current Protection function, Thermal Protection function, and Low voltage Malfunction Prevention function.

#### **Over-current Protection function**

This is the function to establish the over-current protection mode when detecting a short circuit between YDA145 differential output terminal and VSS, VDD, or another differential output. In the over current protection mode, the differential output terminal becomes a high impedance state.

The over current protection mode can be cancelled by power down or turning on the power again.

#### **Thermal Protection function**

This is the function to establish the thermal protection mode when detecting excessive high temperature of YDA145 itself. In the thermal protection mode, the differential output terminal becomes Weak Low state (a state grounded through high resistivity). And, when YDA145 gets out of such condition, the protection mode is cancelled.

#### Low voltage Malfunction Prevention function

This is the function to establish the low voltage protection mode when VDD terminal voltage becomes lower than the detection voltage ( $V_{UVLL}$ ) for the low voltage malfunction prevention and to cancel the protection mode when VDD terminal voltage becomes higher than the threshold voltage ( $V_{UVLH}$ ) and by return procedure from power down for its deactivation.

(In sag state, this function works, and YDA145 becomes a low voltage protection mode.)

In the low voltage protection mode, the differential output pin becomes Weak Low state (a state grounded through high resistivity). YDA145 will start up within the start-up time ( $T_{STUP}$ ) when the low voltage protection mode is cancelled.

#### Control Function

#### VREF terminal output

The voltage of VDD/2 is output from the VREF terminal. Capacitor  $(1\mu F)$  is connected between the VREF terminal and GND for stabilization.

#### Power down and Initialization function

When CTRL terminal is connected to GND potential, the IC goes to the power-down mode. In the mode, all the circuit functions stop and its current consumption becomes the lowest. And, the output terminals become Weak Low (A high resistance grounded state).

When in the power-down mode, the level of the terminal must not be changed from GND level during tPD.

On the contrary, when CTRL terminal is set to H level, the power-down mode is canceled and the IC starts up after startup time (t<sub>STUP</sub>).

#### Caution:

Please start up the former source circuit first to stabilize the DC bias point (See Figure1-(2)) and then cancel the power-down state of YDA145. The time ( $T_{DLY}$ ) required to stabilize the voltage can be found by the formula (See (1) shown below). And, signal variation in the former source circuit should be a value lower than PVDD.



Figure 1 Circuit Diagram





In order to return from the power-down mode a desired mode needs to be set after setting both CTRL1 and CTRL2 to H level during  $t_{WK}$ . In addition, at startup, cancel the power-down mode after supply voltages has been sufficiently stabilized.



#### CTRL terminal function

By connection external resistors (Rctrl1, Rctrl2, and Rctrl3: Accuracy of 1%) to CTRL terminal, and impression setting threshold voltage of each mode to CTRL terminal, the followings can be set: Non-Clip1, Non-Clip2, Non-Clip OFF, and power-down mode. When turning on the supply voltage or cancelling the power-down mode, control the CTRL terminal according to procedure for cancelling power-down (See Page 6.). A pulse shorter than t<sub>PD</sub> must not be input.

Connect the terminal to the ground through a capacitor Cctrl (a ceramic capacitor of 0.1µF or more).



| CTRL1 | CTRL2 | Function          |
|-------|-------|-------------------|
| H H   |       | Non-Clip 1 mode   |
| H GND |       | Non-Clip 2 mode   |
| GND   | Н     | Non-Clip Off mode |
| GND   | GND   | Power-down mode   |

www.DataSheet4U.com

"H" level indicates a microcomputer's I/O port H level output voltage that is input to CTRL1 and CTRL2 terminals and GND indicates GND of the microcomputer.

GND level of the microcomputer must be the same as that of YDA145.

The control of CTRL terminal is based on I/O port H level output voltage of microcomputer that is connected. Set resistance constants according to I/O port H level output voltage of each microcomputer as shown below.

| I/O port H level output voltage of microcomputer | 1.8V | 2.6V | 3.0V | 3.3V | 5.0V  |
|--------------------------------------------------|------|------|------|------|-------|
| Rctrl 1                                          | 27kΩ | 33kΩ | 33kΩ | 33kΩ | 56kΩ  |
| Rctrl 2                                          | 56kΩ | 68kΩ | 68kΩ | 68kΩ | 120kΩ |
| Rctrl 3                                          | 82kΩ | 27kΩ | 22kΩ | 18kΩ | 15kΩ  |

Functions of CTRL pin are designed with their control by two control pins (CTRL1 and CTRL2).

Only a switching control between Non-Clip1 mode and Power-down mode is available when a single control terminal is used. A setting voltage should be set according to  $V_{MOD1}$  and  $V_{MOD4}$ , and use a RC filter with time constant of 1msec or more in order to eliminate noise at transmission side such as Micon etc. (Example. Rctrl=10k $\Omega$  and Cctrl=0.1 $\mu$ F).



| CTRL1 | Function        |
|-------|-----------------|
| Н     | Non-Clip 1 mode |
| GND   | Power-down mode |





## Pop noise reduction function

The Pop Noise Reduction Function works in the cases of Power-on, Power-off, Power-down on, and Power-down off. And, the pop-noise can be suppressed according to control the power down by the following procedure.

- Power down mode is cancelled after power-on and the power supply is stabilized enough.
- ·Power down mode is set before Power-off.

#### Snubber Circuit and schottky barrier diode

It is necessary to connect the snubber circuit and schottky barrier diode with the output terminal to prevent IC destruction by the output short-circuit when using it on the following conditions. The constant and the circuit are as follows.

| Power supply voltage range                                                                                                      | Load conditions       | Snubber Circuit                            | Schottky barrier diode |
|---------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------|------------------------|
| 2.7V≦VDD≦4.5V                                                                                                                   | Wiring inductance>4µH | Between OUT+ and OUT-<br>Rs=1.5Ω, Cs=330pF | Need less              |
| 4.5V <vdd≦5.25v< td=""><td>-</td><td>Between OUT+ and OUT-<br/>Rs=1.5Ω, Cs=680pF</td><td>Between OUT* and VDD</td></vdd≦5.25v<> | -                     | Between OUT+ and OUT-<br>Rs=1.5Ω, Cs=680pF | Between OUT* and VDD   |

Wiring inductance and wiring length: about 1µH/1m

#### Recommended parts

Schottky barrier diode: ROHM, RB161VA-20(or ROHM RB550VA-30) Forward current surge peak = 5A or more, Average forward current = 1A or more, Forward voltage ( $I_F$ =1A) = 0.38V or less



<Snubber circuit and Schottky barrier diode>



# ■Application circuit examples



Use a capacitance of  $0.1\mu$ F or less (e.g. 33nF),  $\pm 10\%$  as a DC-cut capacitor (C<sub>IN</sub>) to reduce pop noise. Explanation of the capacitance (C1) between VDD and GND:

Use the capacitor (1µF or more) with low enough ESR (Equivalent Series Resistance).

When it is used at  $R_L=4\Omega$  or a supply voltage of more than 4.5V, another capacitor ( $10\mu$ F or more) with low enough ESR (Equivalent Series Resistance) should be added to use. In addition, place the capacitor as close as possible within 3mm from the IC.

# **YAMAHA**



# ■Cautions for Safety

Please observe the following restrictions to use YDA145 safely and obtain an enough analog characteristic.

- The snubber circuit should be laid out within 3mm from the IC on the component side.
- •The schottky barrier diode and bypass capacitor which is connected between VDD and GND should be laid out within 3mm from the IC.
- ·Bypass capacitor which is connected between PVDD and GND:

Use the capacitor (1µF or more) with enough low ESR (Equivalent Series Resistance).

When it is used at less than  $8\Omega$  or a supply voltage of more than 4.5V, another capacitor ( $10\mu$ F or more) with low enough ESR (Equivalent Series Resistance) should be added to use. In addition, place the capacitor as close as possible within 3mm from the IC.

·When a LC filter is used, consider the following.

With a system of which an input signal in excess of a resonance frequency of a LC filter could be input, be sure to place a snubber circuit (insert  $15\Omega$ +470nF at the LC filter output) after the LC filter to prevent an over-current condition. The purpose is to prevent an over-current from flowing because an impedance of the speaker increases at the resonance frequency.

(The inserted snubber circuit constant might be different according to the impedance frequency characteristics of the speaker. The snubber circuit constant of the description is confirmed with the speaker of the following characteristic. Therefore, when the speaker of frequency characteristics different from the following is used, an enough evaluation is

necessary.)



www.DataSheet4U.com

• With a system of which a voltage at an input pin might exceed a supply voltage of  $V_{DD}$ /GND, use an external diode etc. to assure that the voltage does not exceed the absolute maximum rating.



# Electrical Characteristic

## Absolute Maximum Ratings<sup>\*1)</sup>

| Item                                                           | Symbol            | Min.                 | Max.                 | Unit |
|----------------------------------------------------------------|-------------------|----------------------|----------------------|------|
| Power supply terminal voltage range                            | V <sub>DD</sub>   | -0.3                 | 6.0                  | V    |
| Input terminal voltage range (Analog input terminal: IN+, IN-) | V <sub>IN</sub>   | V <sub>SS</sub> -0.6 | V <sub>DD</sub> +0.6 | V    |
| Input terminal voltage range (Input terminals except IN+, IN-) | V <sub>IN</sub>   | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V    |
| Allowable dissipation (Ta=25°C) <sup>*2)</sup>                 | P <sub>D25</sub>  |                      | 1.67                 | W    |
| Allowable dissipation (Ta=85°C) <sup>*2)</sup>                 | P <sub>D85</sub>  |                      | 0.67                 | W    |
| Junction Temperature                                           | T <sub>JMAX</sub> |                      | 125                  | °C   |
| Storage Temperature                                            | T <sub>STG</sub>  | -50                  | 125                  | °C   |

Note) \*1: Absolute Maximum Ratings is values which must not be exceeded to guarantee device reliability and life,

and when using a device in excess even a moment, it may immediately cause damage to device or may significantly deteriorate its reliability

With a system of which a voltage at an input pin might exceed a supply voltage of  $V_{DD}$ /GND, use an external diode etc. to assure that the voltage does not exceed the absolute maximum rating.

\*2:0ja=60.0°C/W, Conditions: YDA145 Evaluation board (4 layers), dead calm

#### Recommended Operating Condition

WWW

| Item                          | Symbol          | Conditions                  | Min. | Тур. | Max. | Unit |
|-------------------------------|-----------------|-----------------------------|------|------|------|------|
| Power Supply Voltage          | V <sub>DD</sub> |                             | 2.7  | 3.6  | 5.25 | V    |
| Operating Ambient Temperature | Ta              | t <sub>PD</sub> (Min.)=50ms | -20  | - 25 | 85   | °C   |
| Operating Ambient Temperature |                 | t <sub>PD</sub> (Min.)=80ms | -30  |      |      |      |
| Speaker Impedance             | RL              |                             | 4    |      |      | Ω    |

Note) Do not use under a condition other than the recommended operating conditions.

The rising time of VDD should be more than  $1\mu s$ .

Please note not falling below than the power supply shut-down threshold voltage.

#### ●DC Characteristics (V<sub>SS</sub>=0V, V<sub>DD</sub>=2.7V to 5.25V, Ta=-30°C to 85°C, unless otherwise specified)

| Item                                        | Symbol            | Conditions                                         | Min.     | Тур.               | Max.            | Unit |
|---------------------------------------------|-------------------|----------------------------------------------------|----------|--------------------|-----------------|------|
| Power supply start-up threshold voltage     | V <sub>UVLH</sub> |                                                    |          | 2.2                |                 | V    |
| Power supply shut-down threshold voltage    | V <sub>UVLL</sub> |                                                    |          | 2.0                |                 | V    |
| Non-Clip 1 mode setting threshold voltage   | V <sub>MOD1</sub> |                                                    | 1.20     |                    | V <sub>DD</sub> | V    |
| Non-Clip 2 mode setting threshold voltage   | V <sub>MOD2</sub> |                                                    | 0.80     |                    | 1.10            | V    |
| Non-Clip Off mode setting threshold voltage | V <sub>MOD3</sub> |                                                    | 0.36     |                    | 0.68            | V    |
| Power-down mode setting threshold voltage   | V <sub>MOD4</sub> |                                                    | $V_{SS}$ |                    | 0.14            | V    |
| Consumption current                         | I <sub>DD</sub>   | V <sub>DD</sub> =3.6V, no load,<br>no signal input |          | 4.0                |                 | mA   |
| Consumption current in power-down mode      | I <sub>PD</sub>   | CTRL=V <sub>SS</sub> ,Ta=25°C                      |          | 0.1                |                 | μA   |
| VREF voltage                                | V <sub>REF</sub>  |                                                    |          | V <sub>DD</sub> /2 |                 | V    |



## ●AC characteristics (V<sub>SS</sub>=0V, V<sub>DD</sub>=2.7V to 5.25V, Ta=-30°C to 85°C, unless otherwise specified)

| Item                                       | Symbol                  | Conditions                     | Min. | Тур. | Max. | Unit       |
|--------------------------------------------|-------------------------|--------------------------------|------|------|------|------------|
| Start-up time (Power-down release)         | t <sub>STUP</sub>       |                                |      | 3.5  |      | ms         |
| Input cut-off frequency                    | fc                      | C <sub>IN</sub> =33nF, Av=18dB |      | 169  |      | Hz         |
| Attack time 1                              | t <sub>AT1</sub>        | V <sub>DD</sub> =3.6V, g=10dB  |      | 45   |      | ms         |
| Release time 1                             | t <sub>RL1</sub>        | V <sub>DD</sub> =3.6V, g=10dB  |      | 2.6  |      | S          |
| Attack time 2                              | t <sub>AT2</sub>        | V <sub>DD</sub> =3.6V, g=10dB  |      | 10   |      | ms         |
| Release time 2                             | t <sub>RL2</sub>        | V <sub>DD</sub> =3.6V, g=10dB  |      | 1.2  |      | s          |
| Wake-up mode setting time                  | t <sub>wк</sub>         |                                | 6    |      |      | ms         |
| Power down setting time                    | +                       | T <sub>a</sub> (Min.)=-20°C    | 50   |      |      | <b>m</b> 0 |
|                                            | t <sub>PD</sub>         | T <sub>a</sub> (Min.)=-30°C    | 80   |      |      | ms         |
| Each mode setting time (Except power down) | t <sub>MOD</sub>        |                                | 0.1  |      |      | ms         |
| Carrier clock frequency                    | <b>f</b> <sub>PWM</sub> |                                |      | 1.0  |      | MHz        |





## Analog Characteristics

(V<sub>SS</sub>=0V, V<sub>DD</sub> =3.6V, Av=18dB, Ta=25°C, C<sub>IN</sub>=33nF, Non-Clip Off, no snubber circuit, no schottky barrier diode, unless otherwise specified)

| Item                           | Symbol           | Conditions                                        |           | Min. | Тур. | Max. | Unit  |
|--------------------------------|------------------|---------------------------------------------------|-----------|------|------|------|-------|
| Maximum output                 | Po               | $R_L=4\Omega$ , $V_{DD}=5V$                       | f=1kHz,   |      | 2.1  |      | W     |
|                                |                  | R <sub>L</sub> =8Ω                                | THD+N=10% |      | 0.75 |      | W     |
| Total Harmonic Distortion Rate |                  | R <sub>L</sub> =4Ω, P <sub>O</sub> =0.65W, f=1kHz |           |      | 0.03 |      | %     |
| (BW:20kHz)                     | THD+N            | R <sub>L</sub> =8Ω, P <sub>O</sub> =0.4W, f=1kHz  |           |      | 0.03 |      | %     |
| Residual Noise                 | N                | Av=18dB                                           |           |      | 45   |      | μVrms |
| (BW:20kHz A-Filter)            |                  |                                                   |           |      |      |      |       |
| Signal /Noise Ratio            | SNR              | Av=18dB                                           |           |      | 94   |      | dB    |
| (BW:20kHz A-Filter)            | ONIX             |                                                   |           |      |      |      |       |
| Power supply rejection ratio   | PSRR             | 217Hz                                             |           |      | -75  |      | dB    |
| Maximum Efficiency             | n                | R <sub>L</sub> =8Ω, P <sub>O</sub> =0.6W          |           |      | 84   |      | %     |
|                                |                  | R <sub>L</sub> =8Ω, P <sub>O</sub> =0.1W          |           |      | 78   |      | %     |
| Output offset voltage          | Vo               |                                                   |           |      | ±20  |      | mV    |
| Frequency characteristics      | f <sub>RES</sub> | C <sub>IN</sub> =0.1µF, f=100Hz to 20kHz          |           | -3   | -    | 1    | dB    |
| Non-Clip                       | Aa               |                                                   |           |      | -10  |      | dB    |
| maximum attenuation gain       | Ad               |                                                   |           |      | -10  |      | UD    |

Note) All the values of analog characteristics were obtained by using our evaluation circumstance.

Depending upon parts and pattern layout to use, characteristics may be changed.

 $8\Omega$  or  $4\Omega$  resistor and  $30\mu$ H coil are used as an output load in order to obtain various digital amplifier characteristics.

<u>YDA145</u>



#### Typical characteristics examples

 $V_{DD}$ =5V: Gain=18dB, Snubber circuit and schottky barrier diode are added.  $V_{DD}$ =3.6V: Gain=18dB, no Snubber circuit, no schottky barrier diode. ( $V_{SS}$ =0V, Ta=25°C, Non-Clip Off, C<sub>IN</sub>=33nF, unless otherwise specified)



Frequency[Hz]

Frequency[Hz]





Note) The definition of the maximum output is different in "NonClipOFF" and "NonClip1". NonClipOFF: Output when THD+N=10%. NonClip1: Output when "NonClip" functions.















# ■Package Outline





www.DataSheet4U.com

外形寸法はバリを含みます。 単位: mm

The figure in the parentheses () should be used as a reference. The dimensions include burr. UNIT: mm

注) 表面実装LSIは、保管条件、及び半田付けについての特別な配慮が必要です。 詳しくはヤマハ代理店までお問い合わせください。

The storage and soldering of LSIs for surface mounting need special consideration. Note: For detailed information, please contact your local Yamaha agent.

MEMO



www.DataSheet4U.com

19





## IMPORTANT NOTICE 1. YAMAHA RESERVES THE RIGHT TO MAKE CHANGES TO ITS PRODUCTS AND TO THIS DOCUMENT WITHOUT NOTICE. THE INFORMATION CONTAINED IN THIS DOCUMENT HAS BEEN CAREFULLY CHECKED AND IS BELIEVED. HOWEVER, YAMAHA SHALL ASSUME NO RESPONSIBILITIES FOR INACCURACIES AND MAKE NO COMMITMENT TO UPDATE OR TO KEEP CURRENT THE INFORMATION CONTAINED IN THIS DOCUMENT. 2. THESE YAMAHA PRODUCTS ARE DESIGNED ONLY FOR COMMERCIAL AND NORMAL INDUSTRIAL APPLICATIONS, AND ARE NOT SUITABLE FOR OTHER USES, SUCH AS MEDICAL LIFE SUPPORT EQUIPMENT, NUCLEAR FACILITIES, CRITICAL CARE EQUIPMENT OR ANY OTHER APPLICATION THE FAILURE OF WHICH COULD LEAD TO DEATH, PERSONAL INJURY OR ENVIRONMENTAL OR PROPERTY DAMAGE. USE OF THE PRODUCTS IN ANY SUCH APPLICATION IS AT THE CUSTOMER'S OWN RISK AND EXPENSE 3. YAMAHA SHALL ASSUME NO LIABILITY FOR INCIDENTAL, CONSEQUENTIAL OR SPECIAL DAMAGES OR INJURY THAT MAY RESULT FROM MISAPPLICATION OR IMPROPER USE OR OPERATION OF THE PRODUCT. 4 YAMAHA MAKES NO WARRANTY OR REPRESENTATION THAT THE PRODUCTS ARE SUBJECT TO INTELLECTUAL PROPERTY LICENSE FROM YAMAHA OR ANY THIRD PARTY, AND YAMAHA MAKES NO WARRANTY OR REPRESENTATION OF NON-INFRINGEMENT WITH RESPECT TO THE PRODUCTS. YAMAHA SPECIFICALLY EXCLUDES ANY LIABILITY TO THE CUSTOMER OR ANY THIRD PARTY ARISING FROM OR RELATED TO THE PRODUCTS INFRINGEMENT OF ANY THIRD PARTY'S INTELLECTUAL PROPERTY RIGHTS, INCLUDING THE PATENT, COPYRIGHT, TRADEMARK OR TRADE SECRET RIGHTS OF ANY THIRD PARTY 5 EXAMPLES OF USE DESCRIBED HEREIN ARE MERELY TO INDICATE THE CHARACTERISTICS AND PERFORMANCE OF PRODUCTS. YAMAHA SHALL ASSUME NO RESPONSIBILITY FOR ANY INTELLECTUAL PROPERTY CLAIMES OR OTHER PROBLEMS THAT MAY RESULT FROM APPLICATIONS BASED ON THE EXAMPLES DESCRIBED HEREIN, YAMAHA MAKES NO WARRANTY WITH RESPECT TO THE PRODUCTS, EXPRESS OR IMPLIED, INCLUDING, BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR USE AND TITLE 6. YAMAHA MAKES EVERY EFFORT TO IMPROVE THE QUALITY AND RELIABILITY OF ITS PRODUCTS. HOWEVER. ALL SEMICONDUCTOR PRODUCTS FAIL WITH SOME PROBABILITY, THEREFORE, YAMAHA REQUIRES THAT SUFFICIENT CARE BE GIVEN TO ENSURING SAFE DESIGN IN CUSTOMER PRODUCTS SUCH AS REDUNDANT DESIGN, ANTI-CONFLAGRATION DESIGN, AND DESIGN FOR PREVENTING MALFUNCTION IN ORDER TO PREVENT ACCIDENTS RESULTING IN INJURY OR DEATH, FIRE OR OTHER SOCIAL DAMAGE FROM OCCURRING AS A RESULT OF PRODUCT FAILURE. www.DataSheet4U.dom 7. INFORMATION DESCRIBED IN THIS DOCUMENT: APPLICATION CIRCUITS AND ITS CONSTANTS AND CALCULATION FORMULAS, PROGRAMS AND CONTROL PROCEDURES ARE PROVIDED FOR THE PURPOSE OF EXPLAINING TYPICAL OPERATION AND USAGE. THEREFORE, PLEASE EVALUATE THE DESIGN SUFFICIENTLY AS WHOLE SYSTEM UNDER THE CONSIDERATION OF VARIOUS EXTERNAL OR ENVIRONMENTAL CONDITIONS AND DETERMINE THEIR APPLICATION AT THE CUSTOMER'S OWN RISK. YAMAHA SHALL ASSUME NO RESPONSIBILITY FOR CLAIMS, DAMAGES, COSTS AND EXPENSES CAUSED BY THE CUSTOMER OR ANY THIRD PARTY, OWING TO THE USE OF THE ABOVE INFORMATION.

**Notice** The specifications of this product are subject to improvement changes without prior notice.

\_\_\_\_\_ AGENT \_\_\_\_\_

# - YAMAHA CORPORATION -

Address inquiries to: Semiconductor Sales & Marketing Department Head Office 203, Matsunokijima, Iwata, Shizuoka, 438-0192, Japan Tel. +81-539-62-4918 Fax. +81-539-62-5054 Tokyo Office 2-17-11, Takanawa, Minato-ku, Tokyo, 108-8568, Japan Tel. +81-3-5488-5431 Fax. +81-3-5488-5088 Osaka Office 3-12-12, Minami Senba, Chuo-ku, Osaka City, Osaka, 542-0081, Japan Tel. +81-6-6252-6221 Fax. +81-6-6252-6229